### COMPUTER ORGANIZATION

B.TECH III SEM CSE-4

N SANTOSHI ASSISTANT PROFESSOR DEPARTMENT OF ECE

#### **CONTROL UNIT**

- CPU is partitioned into Arithmetic Logic Unit (ALU) and Control Unit (CU).
- The function of control unit is to generate relevant timing and control signals to all operations in the computer.
- □ It controls the flow of data between the processor and memory and peripherals



## There are two methods to implement the control unit:

- Hardwired: The control signals are generated as an output of a set of basic logic gates, the input of which derives from the binary bits in the Instruction Register.
- Microprogrammed: The control signals are generated by a microprogram that is stored in Control Read Only Memory.
- ☐ The Hardwired and Microprogrammed control unit generates the **control signals to** fetch and execute instructions.

#### **Hardwired Control Unit**



Figure 7.10 Control unit organization.

#### **Hardwired Control Unit**

- The decoder/encoder is a combinational circuit that generates a set of required control signals.
- A control step counter is used to keep track of the control steps.
- Each count of this counter corresponds to one control step.
- The required control signals are determined by the following information:
  - I. contents of the control step counter
  - 2. contents of IR register
  - 3. contents of the condition code flags
  - 4. External input signals, like MFC and interrupt request.

## **Detailed Block Description**



### **Detailed Block Description**

- ☐ The step decoder generate a separate clock signal for each step, or time slot, in the control sequence.
- ☐ The instruction decoder decodes the instruction loaded in IR.
- □ The output of the instruction decoder consists of a separate line for each of the 'm' machine instruction.
- According to the code in the IR, only one line amongst all output lines of decoder is set to I and all other lines are set to 0.
- ☐ The input signals to encoder are combined to generate the individual control signals like add, read, etc.
- ☐ The End signal starts the a new instruction fetch cycle by resetting the control step counter to its starting value.
- □ When run=1, the counter to be incremented by one at the end of every clock cycle.
- □ When run=0, the counter stops counting and this is needed whenever the WMFC signal is activated.

#### **Hardwired Control Unit**

- Advantages of Hardwired Control Unit:
  - I. Fast because control signals are generated by combinational circuits.
  - 2. The delay in generation of control signals depends upon the number of gates.
- Disadvantages of Hardwired Control Unit:
  - I. More the control signals required by CPU, more complex will be the design of control unit.
  - 2. No Flexibility. Modification in control signal is very difficult i.e. it requires rearranging of wires in the hardware circuit.
  - 3. Difficult to add new feature in existing design of control unit.

### Hardwired Control Unit Design Methods

- State-table Method
- Delay-element Method: Uses clocked delay element (D-Flip Flop)
- 3. Sequence-counter Method: Uses counter for timing purposes
- 4. PLA Method: Uses programmable logic array

# Hardwired Control Unit Design Methods (cont.)

☐ Let us consider 2's complement multiplier control circuit for illustration.



# Hardwired Control Unit Design Methods (cont.)



Multiplier control circuit with control signals

# Hardwired Control Unit Design Methods (cont.)

| Control signal                       | Operation controlled                   |  |  |  |  |
|--------------------------------------|----------------------------------------|--|--|--|--|
| C <sub>0</sub>                       | Clear A, Q <sub>-1</sub> and count ← n |  |  |  |  |
| C <sub>1</sub>                       | Decrement count                        |  |  |  |  |
| C <sub>2</sub>                       | Transfer word on INBUS to B            |  |  |  |  |
| C <sub>3</sub>                       | Transfer word on INBUS to Q            |  |  |  |  |
| C <sub>4</sub>                       | Shift right register A, Q and Q-1      |  |  |  |  |
| C <sub>5</sub>                       | 2's complement multiplicand            |  |  |  |  |
| C <sub>6</sub>                       | Transfer A to left input of adder      |  |  |  |  |
| C <sub>7</sub>                       | 7 Transfer B to right input of adder   |  |  |  |  |
| Ca                                   | Transfer adder output to A             |  |  |  |  |
| C <sub>9</sub>                       | Transfer A to OUTBUS                   |  |  |  |  |
| C <sub>10</sub> Transfer Q to OUTBUS |                                        |  |  |  |  |

Control signals for 2's complement multiplier

#### **State-table Method**

- Classical method of sequential circuit design.
- ☐ Attempts to minimize the amount of hardware.
- It starts with the construction of state transition table.
  In every state the control unit generates a set of control signals.
- Control unit transmits from one state to another state depending on its:
  - Current state
  - 2. Input to the controller

□ State Assignment: States are assigned as SI,S2,S3...; each such assignment specifies a particular state of the controller at the specific time step. State table derived from state assignment

## 2's complement multiplier

- State table construction is necessary.
- Associate a state with every micro-operation block giving nine states from S0 through S8.
- There are four primary input signals BEGIN, COUNT,
   Q0 and Q-I, so sixteen possible input combinations.
- ☐ Each entry in the table indicates next state followed by list of control signals that are activated.



Flowchart for 2's complement multiplication







State table for multiplier control unit

|        |     |                | 1-4                                               |                                                     |                                 | -10                                 | -                       |
|--------|-----|----------------|---------------------------------------------------|-----------------------------------------------------|---------------------------------|-------------------------------------|-------------------------|
| 0      | 1   | s <sub>o</sub> | s <sub>2</sub> . c <sub>0</sub>                   | S <sub>6</sub> . C <sub>1</sub>                     | S7. C9                          | s <sub>8</sub> .<br>c <sub>10</sub> | S <sub>0</sub> .<br>ENI |
| 0<br>1 | 0   | s <sub>0</sub> | s <sub>2</sub> , c <sub>0</sub><br>c <sub>2</sub> | s <sub>6</sub> , c <sub>1</sub> ,<br>c <sub>4</sub> | s <sub>7</sub> , c <sub>9</sub> | s <sub>8</sub> ,<br>C <sub>10</sub> | S <sub>O</sub> .        |
| 0      | 1 1 | 80             | s <sub>2</sub> , c <sub>0</sub>                   | s <sub>6</sub> , c <sub>1</sub>                     | s <sub>7</sub> , c <sub>9</sub> | s <sub>8</sub> ,<br>c <sub>10</sub> | S <sub>0</sub> .        |
| 1<br>0 |     | s <sub>1</sub> |                                                   |                                                     |                                 |                                     |                         |
| 0      | 1 0 | s <sub>1</sub> |                                                   |                                                     |                                 |                                     |                         |
| 1      |     | 81             | ×                                                 |                                                     |                                 |                                     |                         |
| 1<br>1 | 1   | s <sub>1</sub> |                                                   |                                                     |                                 |                                     |                         |
| 1<br>0 | 0 1 | s <sub>1</sub> |                                                   |                                                     |                                 |                                     |                         |
| 1      | 1 1 | s <sub>1</sub> | 9                                                 |                                                     |                                 |                                     | L                       |
| 1      | 0 1 | S <sub>1</sub> |                                                   |                                                     | -                               |                                     |                         |
| 1      | 1 1 | s <sub>1</sub> |                                                   |                                                     |                                 |                                     |                         |

State table for multiplier control unit (cont.)

